| Register Number |  |  |  |  |  |
|-----------------|--|--|--|--|--|

## Sri Sivasubramaniya Nadar College of Engineering, Kalavakkam – 603 110

(An Autonomous Institution, Affiliated to Anna University, Chennai)

## <Name of the Department>

# Continuous Assessment Test – I / II / III Question Paper

| Degree & Branch     | B.E. & Comput                                    | B.E. & Computer Science and Engineering |            |    |             | IV         |
|---------------------|--------------------------------------------------|-----------------------------------------|------------|----|-------------|------------|
| Subject Code & Name | UCS1401 & Computer Organization and Architecture |                                         |            |    | Regulation: | 2018       |
| Academic Year       | 2021-2022                                        | Batch                                   | 26-03-2022 | FN |             |            |
| Time: 90 Minutes    | Answer All Questions                             |                                         |            |    | Maximum     | : 50 Marks |

### $Part - A (6 \times 2 = 12 Marks)$

| K1 | 1. Define Amdahl's law.  Speedup overall = Ex Time_old   Ex Time_new   Time_new   Ex Time_new   Time_new   Time_new   Ex Time_new   Time_new | CO1 | PI 1.3.1<br>PI 2.1.3                          |
|----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----------------------------------------------|
| K2 | 2. Consider a hypothetical processor with an instruction of type LW R1, 20(R2), which during execution reads a 32-bit word from memory and stores it in a 32-bit register R1. The effective address of the memory location is obtained by the addition of a constant 20 and the contents of register R2.  Infer the addressing mode implemented by this instruction.  ANS:  Base  Register Indirect                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | CO1 | PI 1.3.1                                      |
| К3 | 3. The 32-bit hex value B0A29C47 is stored in the location starting from address 1000. Apply the concept of byte addressing in both is Big endian representation and Little endian representation. Identify the value of the byte in address 1002 if the system is Big endian? And if Little endian?  ANS: LE: A2 BE: 9C                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | CO1 | PI 1.3.1                                      |
| K1 | 4. A computer has a processor with a 24 bit address bus, 32 bit data bus and 8 control lines. Find the maximum amount of memory that the computer can address.  ANS: 16MB                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | CO1 | PI 1.3.1<br>PI 2.1.3                          |
| K2 | 5. Demonstrate the 2's complement operation for the given operation (-2) - (-7). (use 8-bit representation)  (-2) - (-7) = (-2) + 7 = 5  (2) = 0000 0010                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | CO2 | PI 1.3.1<br>PI 1.4.1<br>PI 2.1.3<br>PI 13.3.1 |

|    | (-2) = 2's comp = 1111 1110                                             |     |          |
|----|-------------------------------------------------------------------------|-----|----------|
|    | $(7) = 0000\ 0111$                                                      |     |          |
|    | (-2) = 1111  1110                                                       |     |          |
|    | (7) = 0000  0111                                                        |     |          |
|    |                                                                         |     |          |
|    | (5) 0000 0101                                                           |     |          |
|    |                                                                         |     |          |
|    |                                                                         |     |          |
|    | 6. What are the advantages of 2's complement over 1's complement?. ANS: |     | DI 1 2 1 |
| K1 | 1. Only one representation for zero in 2's complement                   | CO2 | PI 1.3.1 |
|    | Design of arithmetic circuit is easy for 2's complement                 |     |          |

# $Part - B (3 \times 6 = 18 Marks)$

| К3 | 7. A memory unit with a capacity of 65,536 words of 25 bits each. It is used in conjunction with a general-purpose computer. The instruction code is divided into four parts an indirect mode bit, opcode, two bits that specify a processor register and an address part.  a. Construct the instruction word format indicating the number of bits and the function of each part. (2 Marks)  Estimate the following:  b. The maximum number of operation that can be in the computer if the instruction is stored in one memory word. (1 Mark)  c. The number of processor registers that are there in the computer and how many bits are there in processor registers, MAR, MBR and PC. (3 Marks)  ANS:  Memory Size =65,536 words  No. of bits to encode memory address = 2*6x 2*10 = 2*16  Number of Registers = 4  No. of bits to encode register no = 2*2  Size of the memory word =25 bits  a) Address - 16 bits  Register code - 2 bits  Indirect - 1 bit | CO1 | PI 1.3.1<br>PI 2.1.3 |
|----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|----------------------|
| К3 | 8. Develop MIPS assembly language program for the following high level language statement while (save[i] == k) i += 1  Assume i in \$s3, k in \$s5, address of save in \$s6.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | CO1 | PI 1.3.1             |



 $Part - C (2 \times 10 = 20 Marks)$ 

| K3 | 10. Consider a Graphics card which is executing a program that consists of 50% of its total execution time is spent in floating point operations (FP) and 20% of its total execution time is spent in floating point square root operations (FPSQR). Option 1: improve the FPSQR operation by a factor of 10. Option 2: improve all FP operations by a factor of 1.6 Choose the best design alternative.  ANS: $Speedup_{overall} = \frac{Time_{org}}{Time_{onh}} = \frac{1}{(1 - Fraction_{onh}) + \frac{Fraction_{onh}}{Speedup_{onh}}}$ $Speedup_{FPSQR} = \frac{1}{(1 - 0.2) + (\frac{0.2}{10})} = \frac{1}{0.82} = 1.22$ $Speedup_{FP} = \frac{1}{(1 - 0.5) + (\frac{0.5}{1.6})} = \frac{1}{0.8125} = 1.23  \rightarrow  \text{Option 2 slightly faster}$ | CO1 | PI 1.3.1<br>PI 2.1.3 |
|----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|----------------------|
|    | (OR)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |     |                      |
| К3 | 11. We want to compare the computers R1 and R2, which differ that R1 has the machine instructions for the floating-point operations, while R2 has not (FP operations are implemented in the software using several non-FP instructions). Both computers have a clock frequency of 400 MHz. In both we execute the same program, which has these following mixture of instructions.  ANS:                                                                                                                                                                                                                                                                                                                                                                       | CO1 | PI 1.3.1<br>PI 2.1.3 |

|                                    | Dynamic Share of                                               | Instruction duration (Nun                     | ber of clock periods CPIi) |
|------------------------------------|----------------------------------------------------------------|-----------------------------------------------|----------------------------|
| Type the command                   | instructions in program (p <sub>i</sub> )                      | R1                                            | R2                         |
| FP addition                        | 16%                                                            | 6                                             | 20                         |
| FP multiplication                  | 10%                                                            | 8                                             | 32                         |
| FP division                        | 8%                                                             | 10                                            | 66                         |
| Non - FP instructions              | 66%                                                            | 3                                             | 3                          |
| $CPI = \sum_{i=0}^{3} CPI_{i}$     | $*p_i$                                                         |                                               |                            |
|                                    |                                                                | 0.1 * 8 + 0.08 * 10 -lock periods for one ins |                            |
| Computer R2:                       |                                                                |                                               |                            |
| $	ext{CPI} = \sum_{i=1}^3 CPI_i *$ | $p_t = 0.16 * 20 +$                                            | 0,1 * 32 + 0,08 * 6                           | 6 + 0.66 * 3 = 13.66       |
|                                    | an average of 13.66                                            | clock periods for one in                      | struction                  |
| Computer R2 needs                  |                                                                |                                               |                            |
|                                    | of_instructions * CPI                                          | * t <sub>CPU</sub>                            |                            |
| CPU <sub>time</sub> = Number_c     |                                                                |                                               |                            |
| CPU <sub>time</sub> = Number_c     | of_instructions * CPI<br>00 * 4.54 * 1/(400* 10 <sup>6</sup> ) |                                               |                            |
| CPU <sub>time</sub> = Number_c     |                                                                |                                               |                            |

PI 1.3.1

CO1

12. Explain different types of addressing modes in MIPS architecture with examples.
ANS:

K2



|         | op     | rs     | rt     | constant or address |
|---------|--------|--------|--------|---------------------|
|         | 6 bits | 5 bits | 5 bits | 16 bits             |
|         |        |        |        |                     |
|         |        |        |        |                     |
| J type: |        |        |        |                     |
|         |        |        |        |                     |
|         |        |        |        |                     |
|         | ор     |        | addre  | SS                  |
| (       | 6 bits |        | 26     | bits                |
|         |        |        |        |                     |

-----

| Prepared By        | Reviewed By | Approved By |
|--------------------|-------------|-------------|
|                    |             |             |
|                    |             |             |
|                    |             |             |
| Course Coordinator | PAC Team    | HOD         |

### Guidelines

- 1. The question paper should be set in accordance with Bloom's Taxonomy (APPENDIX A: next page). The questions in a desired knowledge level must contain the respective action verbs.
- 2. The Knowledge level (Eg. <K2>), course outcome (Eg. <CO2>), and the program indicators (Eg. <1.2.1>) should be mentioned against each question and subdivisions in the respective columns.
- 3. Both the questions in "either or" type must be set in the same knowledge level and must be from the same CO.
- 4. In the case of "either or" type questions, the keyword (OR) must be in a separate row.
- 5. In the case of sub-divisions in a question, it is preferable to have the same knowledge level.
- 6. The marks assigned to each question in the case of subdivisions should be mentioned clearly at the end of the question within brackets and with a keyword Marks. (Eg. (5 Marks) ).
- 7. Add the keyword "Options" before the choices of an objective type question in Part A.

8. Once the question paper is set, its adherence to the guidelines in terms of knowledge levels and marks distribution has to be approved by the QP Scrutiny Team.

# APPENDIX – A Bloom's Taxonomy Action Verbs

| K Level    | Bloom's Definition              | Action Verbs                              |
|------------|---------------------------------|-------------------------------------------|
| K1         | Exhibit memory of               | Choose, Define, Find, How, Label, List,   |
| Remember   | Previously learned              | Match, Name, Omit, Recall, Relate,        |
|            | Material by recalling           | Show, Spell, Tell, What, When, Where,     |
|            | facts, terms, basic             | Which, Who, Why.                          |
|            | concepts, and answers.          |                                           |
| K2         | Demonstrate understanding       | Classify, Compare, Contrast,              |
| Understand | of facts and ideas by           | Demonstrate, Explain, Extend, Illustrate, |
|            | organizing, comparing,          | Infer, Interpret, Outline, Relate,        |
|            | translating, interpreting,      | Rephrase, Show, Summarize, Translate      |
|            | giving descriptions and stating |                                           |
|            | main ideas.                     |                                           |
| К3         | Solve problems to new           | Apply, Build, Construct, Develop,         |
| Apply      | situations by applying acquired | Experiment with, Identify, Interview,     |

|          |                                  | <del>-</del>                               |
|----------|----------------------------------|--------------------------------------------|
|          | knowledge, facts, techniques,    | Make use of, Model, Organize, Plan,        |
|          | and rules in a different way.    | Select, Solve, Utilize                     |
| K4       | Examine and break information    | Analyze, Assume, Categorize,               |
| Analyse  | into parts by identifying        | Conclusion, Discover, Dissect,             |
|          | motives or causes. Make          | Distinguish, Divide, Examine, Function,    |
|          | inferences and find evidence to  | Inference, Inspect, Motive,                |
|          | support generalizations          | Relationships, Simplify, Survey, Take part |
|          |                                  | in, Test for, Theme                        |
| K5       | Present and defend opinions      | Agree, Appraise, Assess, Award, Choose,    |
| Evaluate | by making judgments about        | Compare, Conclude, Criteria, Criticize,    |
|          | information, validity of ideas,  | Decide, Deduct, Defend, Determine,         |
|          | or quality of work based on a    | Disprove, Estimate, Evaluate, Explain,     |
|          | set of criteria.                 | Importance, Influence, Interpret, Judge,   |
|          |                                  | Justify, Mark, Measure, Opinion,           |
|          |                                  | Perceive, Prioritize, Prove, Rate,         |
|          |                                  | Recommend, Rule on, Select, Support,       |
|          |                                  | Value                                      |
| K6       | Compile information together     | Adapt, Build, Change, Choose, Combine,     |
| Create   | in a different way by combining  | Compile, Compose, Construct, Create,       |
|          | elements in a new pattern or     | Delete, Design, Develop, Discuss,          |
|          | proposing alternative solutions. | Elaborate, Estimate, Formulate, Happen,    |
|          |                                  | Imagine, Improve, Invent, Make up,         |
|          |                                  | Maximize, Minimize, Modify, Original,      |
|          |                                  | Originate, Plan, Predict, Propose,         |
|          |                                  | Solution, Solve, Suppose, Test, Theory     |

::Q15::Consider a hypothetical processor with an instruction of type LW R1, 20(R2), which during execution reads a 32-bit word from memory and stores it in a 32-bit register R1. The effective address of the memory location is obtained by the addition of a constant 20 and the contents of register R2. Choose one of the following best reflects the addressing mode implemented by this instruction for operand in memory?

```
{
~Immediate Addressing
~Register Addressing
~Register Indirect Scaled Addressing
=Base Indexed Addressing
}
```

. The 32 bit hex value 30A79847 is stored in the location starting from address 1000. What is the value of the byte in address 1002 if the system is Big endian? And if Little endian?.

```
5. State Amdahl's law.
```

6. Perform the operation (-3) - (-5) using 8bit ALU. (Use 2's complement representation)

A computer has a processor with a 24 bit address bus, 32 bit data bus and 8 control lines. Calculate the maximum amount of memory that the computer can address

An instruction is stored at the location 300. with its address field at the location 301. The address filed has the value 400. The content of 400 is 500. The processor register  $R_1$  contains the number 200. Evaluate the EA if the addressing mode of the instruction is

(a) direct (b) indirect (c) relative (d) register indirect (e) Indexed with  $R_1$  as index register.

#### Solution:

| (a) direct       | <del>-&gt;</del> 00         | PC <del>−3<b>&gt;</b></del> 0 | Opcode      |
|------------------|-----------------------------|-------------------------------|-------------|
| (b) indirect     | <del>- 50</del> 0           | 301                           | 400         |
| (c) relative     | <del>- 32</del> 2+400 = 702 |                               |             |
| (d) reg.indirect | 300                         | 302                           | next        |
| (e) indexed      | <del>40</del> 0+200 = 600   |                               | instruction |